• OTHER

  • Newest
  • Most reviews

FPGAs (Field Programmable Gate Array)

ModelDescriptionBrandLeadingConditionPriceAction
FPGAs (Field Programmable Gate Array)
EP1S60B956C6
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EPF8636ALC84-3
General DescriptionAltera’s Flexible Logic Element MatriX (FLEX®) family combines the benefits of both erasable programmable logic devices (EPLDs) and fieldprogrammable gate arrays (FPGAs). The FLEX 8000 device family is ideal for a variety of applications because it combines the fine-grained architecture and high register count characteristics of FPGAs with the high speed and predictable interconnect delays of EPLDs. Logic is implemented in LEs that include compact 4-input look-up tables (LUTs) and programmable registers. High performance is provided by a fast, continuous network of routing resources.Features...■ Low-cost, high-density, register-rich CMOS programmable logicdevice (PLD) family (see Table 1)– 2,500 to 16,000 usable gates– 282 to 1,500 registers■ System-level features– In-circuit reconfigurability (ICR) via external configurationdevices or intelligent controller– Fully compliant with the peripheral component interconnectSpecial Interest Group (PCI SIG) PCI Local Bus Specification,Revision 2.2 for 5.0-V operation– Built-in Joint Test Action Group (JTAG) boundary-scan test (BST)circuitry compliant with IEEE Std. 1149.1-1990 on selected devices– MultiVoltTM I/O interface enabling device core to run at 5.0 V,while I/O pins are compatible with 5.0-V and 3.3-V logic levels– Low power consumption (typical specification is 0.5 mA or less instandby mode)■ Flexible interconnect– FastTrack® Interconnect continuous routing structure for fast,predictable interconnect delays– Dedicated carry chain that implements arithmetic functions suchas fast adders, counters, and comparators (automatically used bysoftware tools and megafunctions)– Dedicated cascade chain that implements high-speed, high-fan-inlogic functions (automatically used by software tools andmegafunctions)– Tri-state emulation that implements internal tri-state nets■ Powerful I/O pins■ Programmable output slew-rate control reduces switching noise■ Peripheral register for fast setup and clock-to-output delay■ Fabricated on an advanced SRAM process■ Available in a variety of packages with 84 to 304 pins (see Table 2)■ Software design support and automatic place-and-route provided bythe Altera® MAX+PLUS® II development system for Windows-basedPCs, as well as Sun SPARCstation, HP 9000 Series 700/800, and IBMRISC System/6000 workstations■ Additional design entry and simulation support provided by EDIF2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),Verilog HDL, VHDL, and other interfaces to popular EDA tools frommanufacturers such as Cadence, Exemplar Logic, Mentor Graphics,OrCAD, Synopsys, Synplicity, and Veribest
OTHERIn StockNew Sealed Under Guarantee
EP3C55F780C7N
Cyclone III Device Family OverviewCyclone® III device family offers a unique combination of high functionality, low power and low cost. Based on Taiwan Semiconductor Manufacturing Company (TSMC) low-power (LP) process technology, silicon optimizations and software features to minimize power consumption, Cyclone III device family provides the ideal solution for your high-volume, low-power, and cost-sensitive applications. To address the unique design needs, Cyclone III device family offers the following two variants:■ Cyclone III—lowest power, high functionality with the lowest cost■ Cyclone III LS—lowest power FPGAs with securityWith densities ranging from about 5,000 to 200,000 logic elements (LEs) and 0.5 Megabits (Mb) to 8 Mb of memory for less than ¼ watt of static power consumption, Cyclone III device family makes it easier for you to meet your power budget. Cyclone III LS devices are the first to implement a suite of security features at the silicon, software, and intellectual property (IP) level on a low-power and high-functionality FPGA platform. This suite of security features protects the IP from tampering, reverse engineering and cloning. In addition, Cyclone III LS devices support design separation which enables you to introduce redundancy in a single chip to reduce size, weight, and power of your application.This chapter contains the following sections:■ “Cyclone III Device Family Features” on page 1–1■ “Cyclone III Device Family Architecture” on page 1–6■ “Reference and Ordering Information” on page 1–12
OTHERIn StockNew Sealed Under Guarantee
EP2AGX125EF29C6N
[ALTERA]Overview for the Arria II Device FamilyThe Arria® II device family is designed specifically for ease-of-use. The cost-optimized, 40-nm device family architecture features a low-power, programmable logic engine and streamlined transceivers and I/Os. Common interfaces, such as the Physical Interface for PCI Express® (PCIe®), Ethernet, and DDR3 memory are easily implemented in your design with the Quartus® II software, the SOPC Builder design software, and a broad library of hard and soft intellectual property (IP) solutions from Altera. The Arria II device family makes designing for applications requiring transceivers operating at up to 6.375 Gbps fast and easy.Arria II Device FeatureThe Arria II device features consist of the following highlights:■ 40-nm, low-power FPGA engine■ Adaptive logic module (ALM) offers the highest logic efficiency in the industry■ Eight-input fracturable look-up table (LUT)■ Memory logic array blocks (MLABs) for efficient implementation of small FIFOs■ High-performance digital signal processing (DSP) blocks up to 550 MHz■ Configurable as 9 x 9-bit, 12 x 12-bit, 18 x 18-bit, and 36 x 36-bit full-precision multipliers as well as 18 x 36-bit high-precision multiplier■ Hardcoded adders, subtractors, accumulators, and summation functions■ Fully-integrated design flow with the MATLAB and DSP Builder software from Altera■ Maximum system bandwidth■ Up to 24 full-duplex clock data recovery (CDR)-based transceivers supporting rates between 600 Mbps and 6.375 Gbps■ Dedicated circuitry to support physical layer functionality for popular serialprotocols, including PCIe Gen1 and PCIe Gen2, Gbps Ethernet, SerialRapidIO® (SRIO), Common Public Radio Interface (CPRI), OBSAI,SD/HD/3G/ASI Serial Digital Interface (SDI), XAUI and Reduced XAUI(RXAUI), HiGig/HiGig+, SATA/Serial Attached SCSI (SAS), GPON,SerialLite II, Fiber Channel, SONET/SDH, Interlaken, Serial Data Converter(JESD204), and SFI-5.■ Complete PIPE protocol solution with an embedded hard IP block that provides physical interface and media access control (PHY/MAC) layer, Data Link layer, and Transaction layer functionality■ Optimized for high-bandwidth system interfaces■ Up to 726 user I/O pins arranged in up to 20 modular I/O banks that support a wide range of single-ended and differential I/O standards■ High-speed LVDS I/O support with serializer/deserializer (SERDES) and dynamic phase alignment (DPA) circuitry at data rates from 150 Mbps to 1.25 Gbps■ Low power■ Architectural power reduction techniques■ Typical physical medium attachment (PMA) power consumption of 100 mW at 3.125 Gbps.■ Power optimizations integrated into the Quartus II development software■ Advanced usability and security features■ Parallel and serial configuration options■ On-chip series (RS) and on-chip parallel (RT) termination with auto-calibration for single-ended I/Os and on-chip differential (RD) termination for differential I/O■ 256-bit advanced encryption standard (AES) programming file encryption for design security with volatile and non-volatile key storage options■ Robust portfolio of IP for processing, serial protocols, and memory interfaces■ Low cost, easy-to-use development kits featuring high-speed mezzanine connectors (HSMC)■ Emulated LVDS output support with a data rate of up to 1152 Mbps
OTHERIn StockNew Sealed Under Guarantee
EP4SE230F29C3N
Altera® Stratix® IV FPGAs deliver a breakthrough level of system bandwidth and power efficiency for high-end applications, allowing you to innovate without compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor Manufacturing Company (TSMC) 40-nm process technology and surpass all other high-end FPGAs, with the highest logic density, most transceivers, and lowest power requirements.The Stratix IV device family contains three optimized variants to meet different application requirements:■ Stratix IV E (Enhanced) FPGAs—up to 813,050 logic elements (LEs), 33,294 kilobits (Kb) RAM, and 1,288 18 x 18 bit multipliers■ Stratix IV GX transceiver FPGAs—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers, and 48 full-duplex clock data recovery (CDR)-based transceivers at up to 8.5 Gbps■ Stratix IV GT—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers, and 48 full-duplex CDR-based transceivers at up to 11.3 GbpsThe following list summarizes the Stratix IV device family features:■ Up to 48 full-duplex CDR-based transceivers in Stratix IV GX and GT devices supporting data rates up to 8.5 Gbps and 11.3 Gbps, respectively■ Dedicated circuitry to support physical layer functionality for popular serial protocols, such as PCI Express (PCIe) (PIPE) Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO, SONET/SDH, XAUI/HiGig, (OIF) CEI-6G, SD/HD/3G-SDI, Fibre Channel, SFI-5, and Interlaken■ Complete PCIe protocol solution with embedded PCIe hard IP blocks that implement PHY-MAC layer, Data Link layer, and Transaction layer functionality
OTHERIn StockNew Sealed Under Guarantee
EP3SL110F780I4N
OTHERIn StockNew Sealed Under Guarantee
EP3SE50F780I3N
The Stratix® III family provides one of the most architecturally advanced, high-performance, low-power FPGAs in the marketplace.Stratix III FPGAs lower power consumption through Altera’s innovative Programmable Power Technology, which provides the ability to turn on the performance where needed and turn down the power consumption for blocks not in use. Selectable Core Voltage and the latest in silicon process optimizations are also employed to deliver the industry’s lowest power, high-performance FPGAs.Specifically designed for ease of use and rapid system integration, the Stratix III FPGA family offers two variants optimized to meet different application needs: ■ The Stratix III L family provides balanced logic, memory, and multiplier ratios for mainstream applications. ■ The Stratix III E family is memory- and multiplier-rich for data-centric applications.Stratix III devices offer the following features:■ 2,430 to 20,497 Kbits of enhanced TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and FIFO buffers■ High-speed DSP blocks provide dedicated implementation of 9×9, 12×12, 18×18, and 36×36 multipliers (at up to 550 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters■ I/O:GND:PWR ratio of 8:1:1 along with on-die and on-package decoupling for robust signal integrity■ Programmable Power Technology, which minimizes power while maximizing device performance
OTHERIn StockNew Sealed Under Guarantee
EP1S20F780C7N
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EP1S25F780C6
FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EP1AGX60DF780I6N
The NEC TOKIN’s Miniature Relays have evolved in response to various demands.Communication equipment, measurement instrument, FA equipment, electric home appliances and automotive electronics, and all the rest. In line with the increasing range of functions and downsizing of the various equipments, miniature relays have to respond to the demands of not only high performance and reliability, but also downsizing, low profile and environment resistance.NEC TOKIN uses the state-of-the-art technologies based on the integration of mechatronics and electronics, and has timely released excellent products. These are Miniature Signal Relays and Power Relays. They are ultra miniature and lightweight, and are suitable for high density packaging. In 2009 NEC TOKIN reached the 4 billion mark in the number of relays shipped and is updating the record daily now.NEC TOKIN provides the best-seller products already used for various applications, and variety of products such as a flat type for low profile mounting, a slim type for high density mounting, low power consumption type and excellent environment resistance type.• Compact, lightweight, ultra-low profile with high density• The low power consumption• Extremely durable plastic sealing• Small but high withstanding voltage• Lineup of SMTs (surface mount type) also available
OTHERIn StockNew Sealed Under Guarantee
EP2AGX65DF29I3N
Overview for the Arria II Device FamilyThe Arria® II device family is designed specifically for ease-of-use. The cost-optimized, 40-nm device family architecture features a low-power, programmable logic engine and streamlined transceivers and I/Os. Common interfaces, such as the Physical Interface for PCI Express® (PCIe®), Ethernet, and DDR3 memory are easily implemented in your design with the Quartus® II software, the SOPC Builder design software, and a broad library of hard and soft intellectual property (IP) solutions from Altera. The Arria II device family makes designing for applications requiring transceivers operating at up to 6.375 Gbps fast and easy.Arria II Device FeatureThe Arria II device features consist of the following highlights:■ 40-nm, low-power FPGA engine■ Adaptive logic module (ALM) offers the highest logic efficiency in the industry■ Eight-input fracturable look-up table (LUT)■ Memory logic array blocks (MLABs) for efficient implementation of small FIFOs■ High-performance digital signal processing (DSP) blocks up to 550 MHz■ Configurable as 9 x 9-bit, 12 x 12-bit, 18 x 18-bit, and 36 x 36-bit full-precision multipliers as well as 18 x 36-bit high-precision multiplier■ Hardcoded adders, subtractors, accumulators, and summation functions■ Fully-integrated design flow with the MATLAB and DSP Builder software from Altera■ Maximum system bandwidth■ Up to 24 full-duplex clock data recovery (CDR)-based transceivers supporting rates between 600 Mbps and 6.375 Gbps■ Dedicated circuitry to support physical layer functionality for popular serialprotocols, including PCIe Gen1 and PCIe Gen2, Gbps Ethernet, SerialRapidIO® (SRIO), Common Public Radio Interface (CPRI), OBSAI,SD/HD/3G/ASI Serial Digital Interface (SDI), XAUI and Reduced XAUI(RXAUI), HiGig/HiGig+, SATA/Serial Attached SCSI (SAS), GPON,SerialLite II, Fiber Channel, SONET/SDH, Interlaken, Serial Data Converter(JESD204), and SFI-5.■ Complete PIPE protocol solution with an embedded hard IP block that provides physical interface and media access control (PHY/MAC) layer, Data Link layer, and Transaction layer functionality■ Optimized for high-bandwidth system interfaces■ Up to 726 user I/O pins arranged in up to 20 modular I/O banks that support a wide range of single-ended and differential I/O standards■ High-speed LVDS I/O support with serializer/deserializer (SERDES) and dynamic phase alignment (DPA) circuitry at data rates from 150 Mbps to 1.25 Gbps■ Low power■ Architectural power reduction techniques■ Typical physical medium attachment (PMA) power consumption of 100 mW at 3.125 Gbps.■ Power optimizations integrated into the Quartus II development software■ Advanced usability and security features■ Parallel and serial configuration options■ On-chip series (RS) and on-chip parallel (RT) termination with auto-calibration for single-ended I/Os and on-chip differential (RD) termination for differential I/O■ 256-bit advanced encryption standard (AES) programming file encryption for design security with volatile and non-volatile key storage options■ Robust portfolio of IP for processing, serial protocols, and memory interfaces■ Low cost, easy-to-use development kits featuring high-speed mezzanine connectors (HSMC)■ Emulated LVDS output support with a data rate of up to 1152 Mbps
OTHERIn StockNew Sealed Under Guarantee
EP4CGX150DF27I7
Altera’s new Cyclone® IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive applications, enabling system designers to meet increasing bandwidth requirements while lowering costs.Cyclone IV Device Family FeaturesThe Cyclone IV device family offers the following features:■ Low-cost, low-power FPGA fabric:■ 6K to 150K logic elements■ Up to 6.3 Mb of embedded memory■ Up to 360 18 × 18 multipliers for DSP processing intensive applications■ Protocol bridging applications for under 1.5 W total power■ Cyclone IV GX devices offer up to eight high-speed transceivers that provide:■ Data rates up to 3.125 Gbps■ 8B/10B encoder/decoder■ 8-bit or 10-bit physical media attachment (PMA) to physical coding sublayer (PCS) interface■ Byte serializer/deserializer (SERDES)■ Word aligner■ Rate matching FIFO■ TX bit slipper for Common Public Radio Interface (CPRI)■ Electrical idle■ Dynamic channel reconfiguration allowing you to change data rates andprotocols on-the-fly■ Static equalization and pre-emphasis for superior signal integrity■ 150 mW per channel power consumption■ Flexible clocking structure to support multiple protocols in a single transceiver block■ Cyclone IV GX devices offer dedicated hard IP for PCI Express (PIPE) (PCIe) Gen 1:■ ×1, ×2, and ×4 lane configurations■ End-point and root-port configurations■ Up to 256-byte payload■ One virtual channel■ 2 KB retry buffer■ 4 KB receiver (Rx) buffer■ Cyclone IV GX devices offer a wide range of protocol support:■ PCIe (PIPE) Gen 1 ×1, ×2, and ×4 (2.5 Gbps)■ Gigabit Ethernet (1.25 Gbps)■ CPRI (up to 3.072 Gbps)■ XAUI (3.125 Gbps)■ Triple rate serial digital interface (SDI) (up to 2.97 Gbps)■ Serial RapidIO (3.125 Gbps)■ Basic mode (up to 3.125 Gbps)■ V-by-One (up to 3.0 Gbps)■ DisplayPort (2.7 Gbps)■ Serial Advanced Technology Attachment (SATA) (up to 3.0 Gbps)■ OBSAI (up to 3.072 Gbps)■ Up to 532 user I/Os■ LVDS interfaces up to 840 Mbps transmitter (Tx), 875 Mbps Rx■ Support for DDR2 SDRAM interfaces up to 200 MHz■ Support for QDRII SRAM and DDR SDRAM up to 167 MHz■ Up to eight phase-locked loops (PLLs) per device■ Offered in commercial and industrial temperature grades
OTHERIn StockNew Sealed Under Guarantee
EP2C50F672C8
IntroductionFollowing the immensely successful first-generation Cyclone® device family, Altera® Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.Features The Cyclone II device family offers the following features:■ High-density architecture with 4,608 to 68,416 LEs● M4K embedded memory blocks● Up to 1.1 Mbits of RAM available without reducing available logic● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes● Byte enables for data input masking during writes● Up to 260-MHz operation■ Embedded multipliers● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance● Optional input and output registers■ Advanced I/O support● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore® function● 133-MHz PCI-X 1.0 specification compatibility● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register● Programmable bus-hold feature● Programmable output drive strength feature● Programmable delays from the pin to the IOE or logic array● I/O bank grouping for unique VCCIO and/or VREF bank settings● MultiVolt™ I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces● Hot-socketing operation support● Tri-state with weak pull-up on I/O pins before and during configuration● Programmable open-drain outputs● Series on-chip termination support
OTHERIn StockNew Sealed Under Guarantee
EP2C70F672C7N
IntroductionFollowing the immensely successful first-generation Cyclone® device family, Altera® Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.Features The Cyclone II device family offers the following features:■ High-density architecture with 4,608 to 68,416 LEs● M4K embedded memory blocks● Up to 1.1 Mbits of RAM available without reducing available logic● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes● Byte enables for data input masking during writes● Up to 260-MHz operation■ Embedded multipliers● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance● Optional input and output registers■ Advanced I/O support● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore® function● 133-MHz PCI-X 1.0 specification compatibility● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register● Programmable bus-hold feature● Programmable output drive strength feature● Programmable delays from the pin to the IOE or logic array● I/O bank grouping for unique VCCIO and/or VREF bank settings● MultiVolt™ I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces● Hot-socketing operation support● Tri-state with weak pull-up on I/O pins before and during configuration● Programmable open-drain outputs● Series on-chip termination support
OTHERIn StockNew Sealed Under Guarantee
EP2C35F672C8
IntroductionFollowing the immensely successful first-generation Cyclone® device family, Altera® Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.Features The Cyclone II device family offers the following features:■ High-density architecture with 4,608 to 68,416 LEs● M4K embedded memory blocks● Up to 1.1 Mbits of RAM available without reducing available logic● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes● Byte enables for data input masking during writes● Up to 260-MHz operation■ Embedded multipliers● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance● Optional input and output registers■ Advanced I/O support● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore® function● 133-MHz PCI-X 1.0 specification compatibility● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register● Programmable bus-hold feature● Programmable output drive strength feature● Programmable delays from the pin to the IOE or logic array● I/O bank grouping for unique VCCIO and/or VREF bank settings● MultiVolt™ I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces● Hot-socketing operation support● Tri-state with weak pull-up on I/O pins before and during configuration● Programmable open-drain outputs● Series on-chip termination support
OTHERIn StockNew Sealed Under Guarantee
EP2S30F672I4N
IntroductionThe Stratix® II FPGA family is based on a 1.2-V, 90-nm, all-layer copper SRAM process and features a new logic structure that maximizes performance, and enables device densities approaching 180,000 equivalent logic elements (LEs). Stratix II devices offer up to 9 Mbits of on-chip, TriMatrix™ memory for demanding, memory intensive applications and has up to 96 DSP blocks with up to 384 (18-bit × 18-bit) multipliers for efficient implementation of high performance filters and other DSP functions.FeaturesThe Stratix II family offers the following features:■ 15,600 to 179,400 equivalent LEs; see Table 1–1■ New and innovative adaptive logic module (ALM), the basic building block of the Stratix II architecture, maximizes performance and resource usage efficiency■ Up to 9,383,040 RAM bits (1,172,880 bytes) available without reducing logic resources■ TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO) buffers■ High-speed DSP blocks provide dedicated implementation of multipliers (at up to 450 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters■ Up to 16 global clocks with 24 clocking resources per device region■ Clock control blocks support dynamic clock network enable/disable, which allows clock networks to power down to reduce power consumption in user mode■ Up to 12 PLLs (four enhanced PLLs and eight fast PLLs) per device provide spread spectrum, programmable bandwidth, clock switchover, real-time PLL reconfiguration, and advanced multiplication and phase shifting■ Support for numerous single-ended and differential I/O standards■ High-speed differential I/O support with DPA circuitry for 1-Gbps performance■ Support for high-speed networking and communications bus standards including Parallel RapidIO, SPI-4 Phase 2 (POS-PHY Level 4), HyperTransport™ technology, and SFI-4■ Support for high-speed external memory, including DDR and DDR2 SDRAM, RLDRAM II, QDR II SRAM, and SDR SDRAM■ Support for multiple intellectual property megafunctions from Altera MegaCore® functions and Altera Megafunction Partners Program (AMPPSM) megafunctions■ Support for design security using configuration bitstream encryption■ Support for remote configuration updates
OTHERIn StockNew Sealed Under Guarantee
EP20K400EFI672-2X
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EP1SGX25DF672I6
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EP20K300EBC652-1
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
EP20K400EBC652-1N
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.FeaturesConfiguration devices for SRAM-based LUT devices offer the following features:■ Configures Altera ACEX 1K, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria GX, Cyclone, Cyclone II, FLEX 10K (including FLEX 10KE and FLEX 10KA) Mercury, Stratix, Stratix GX, Stratix II, and Stratix II GX devices■ Easy-to-use four-pin interface■ Low current during configuration and near-zero standby mode current■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers■ Available in compact plastic packages■ 8-pin plastic dual in-line (PDIP) package■ 20-pin plastic J-lead chip carrier (PLCC) package■ 32-pin plastic thin quad flat pack (TQFP) package■ EPC2 device has reprogrammable flash configuration memory■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.1149.1 JTAG interface■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
OTHERIn StockNew Sealed Under Guarantee
0.597257s